High-Level Microprogramming: An Optimising C Compiler for a Processing Element of a CAD Accelerator

Paul Kenyon
University of Nebraska-Lincoln

Prathima Agrawal
AT&T Bell Laboratories

Sharad C. Seth
University of Nebraska-Lincoln, seth@cse.unl.edu

Follow this and additional works at: http://digitalcommons.unl.edu/csearticles

Part of the Computer Sciences Commons

Kenyon, Paul; Agrawal, Prathima; and Seth, Sharad C., "High-Level Microprogramming: An Optimising C Compiler for a Processing Element of a CAD Accelerator" (1990). CSE Journal Articles. 64.
http://digitalcommons.unl.edu/csearticles/64

This Article is brought to you for free and open access by the Computer Science and Engineering, Department of at DigitalCommons@University of Nebraska - Lincoln. It has been accepted for inclusion in CSE Journal Articles by an authorized administrator of DigitalCommons@University of Nebraska - Lincoln.
High-Level Microprogramming: An Optimising C Compiler for a Processing Element of a CAD Accelerator

Paul Kenyon
University Nebraska - Lincoln
Lincoln, Nebraska

Prathima Agrawal
AT&T Bell Laboratories
Murray Hill, New Jersey

Sharad Seth
University Nebraska - Lincoln
Lincoln, Nebraska

Abstract: The development of a high-level language compiler for a micro-programmable processing element (PE) in the MARS multicompiler is described. MARS, an MIMD message passing machine, was designed to speed up VLSI CAD and similar other non-numerical applications. The need for support of a high-level language at the PE level of a multicompiler is considered, and the choice of C as an appropriate programming language is justified. Special features found in VLSI processors are examined along with compiler support for them.

Conventional retargetable compiler techniques are shown to be inadequate for the highly concurrent micro-programmable PE. These techniques must be extended for microcode generation. The design of the MARS compiler is outlined. Performance data is provided to evaluate the benefit of various compiler optimisations, and to compare compiler generated microcode to hand generated microcode in terms of space and time performance.

Keywords: Microcode compiler, Code Generation, Front-End DAG Compiler, Hand vs. Compiled Microcode, Performance Data, Space/Time Overhead, Hardware Accelerator, Programming Environment for CAD

1 Introduction

The long-term goal of our research is to demonstrate the effectiveness of high-level language support for a microprogrammable multiprocessor designed to accelerate computer aided design tools for VLSI. This research involves the development of a C compiler for a processing element (PE), a C++ compiler for a cluster of PEs, and source-code level simulation and debugging tools.

This paper describes the first stage of that research, the development of a C language compiler for the processing element of the MARS multicompiler [5].

The first step in supporting a high-level language on an MIMD (Multiple Instruction Stream, Multiple Data Stream) message passing machine such as MARS is to be able to generate efficient, accurate code for each PE of the multicompiler. Good code generation at the PE level is needed before any work in compilation for the entire multicompiler can be attempted. The PE compiler can be used directly by a programmer who partitions a problem onto the processors, allocates the communication usage, and balances the computational load. Or, it can be used by a higher-level multicompiler compiler that performs these tasks and generates output code for compilation onto the PEs.

While our work deals with MARS, only a small, easily-identifiable part of our implementation is specific to its architecture. Thus, our method has wider applicability to other microprogrammable processors and can be the basis for development of a retargetable compiler.

There is much reported work on high-level microprogramming and retargetable compilers (see Section 4). The focus of the past work, however, is markedly different from ours. We are concerned with an environment in which a variety of applications are implemented by a programmer who is far removed from the designers of the microprogrammable PE. By contrast, earlier work has dealt with firmware development carried out in the context of a processor design.
2 MARS Background

MARS, a microprogrammable accelerator for rapid simulation, is a message-passing multicomputer with micro-programmable PEs [5]. MARS was developed to accelerate logic simulation of digital circuits, but its generality and programmability allow it to perform a wide variety of problems. The currently implemented MARS applications include logic simulation [4], fault simulation [3], and speech recognition [11]. The architectural features in MARS lend themselves to non-numeric applications such as graph search.

MARS is a message-passing multicorecomputer with parallelism at three levels. At the highest level MARS is proposed as a hypercube network of processor clusters. The currently implemented hardware represents one of these clusters, and is physically a plug-in VME board. The cluster level of MARS is a collection of 16 PEs and a house-keeper processor. The PEs are microprogrammable VLSI custom processors, each with its own local data memory which is accessible only by it and the house-keeper processor.

MARS Cluster Architecture

The PEs within a cluster communicate with one another via a message passing network which is connected by a 16 x 16 full crossbar. A PE can address the destination of its transmitted messages, transmit a message into the crossbar, and receive messages from the crossbar. All three of these actions are controlled dynamically by the PE's program. The crossbar handles 16-bit messages from PE to PE with only one clock cycle latency. The crossbar messages are buffered at transmission and reception with an eight-message deep total buffer size per PE. The channel control logic includes a channel hold which provides a blocking non-interruptible channel between two PEs.

The house-keeper processor performs I/O and support functions for the cluster. For example, the house-keeper may perform data transfers from one PE data memory to another, or between a PE data memory and disk storage. The house-keeper also handles cluster-wide control such as loading PE programs, starting and stopping PEs (individually or en masse), and receiving and responding to PE level interrupts. The CPU of the host Sun work-station acts as house-keeper in the VME board implementation. Figure 1 shows a block diagram of the MARS cluster architecture.

MARS PE Architecture

The MARS PE has a parallel architecture and a horizontal (64 bit), writable microcontrol store. The parallel micro-architecture includes several special features. Among these is, the ability to perform arithmetic and logical operations quickly on variably offset bit fields of size 1, 2, 4, and 8 bits using a field operation unit (FOU) which operates independently of the 16-bit address arithmetic unit (AAU). An example bit field operation would be to take bit positions 0 and 1 from register number 16 and bits 7 and 8 from register number 17 add the two pairs as two bit integers, and place the result in bit positions 13 and 14 of register number 18. When properly configured this can be performed by the FOU in one cycle.

A second special feature of the PE is reading and writing bit fields to and from a variable aspect ratio memory. The hardware supports memory access as if the memory were 1, 2, 4, 8, or 16 bits wide. Such an access capability accelerates operations on tables of packed bit fields.

The PE also provides special hardware to transmit and receive words directly over the message passing network. The hardware makes it possible to have two control flow threads active in the PE at the same time. This is managed by hardware which generates a trap when the input buffer is not empty or when the output buffer is not full. This trap switches control to a second thread which can process the data transfer to or from the crossbar and then return control to the main control flow thread.
The writable control store was provided to make MARS a versatile machine instead of a dedicated hardware simulator. The store is 64 bits wide with only 64 entries in the current implementation and can be read and written by the house-keeper. However, writing to the control store causes a hardware reset on the PE, which clears its state and register files. Programmability was included at the microcode level to achieve high-speed processing as a pipeline stage in simulation problems. This horizontal microcode, the multiple buses, and the availability of parallel micro-architecture hardware give the PE the ability to perform up to five operations per clock cycle under the control of the programmer [5].

MARS Software
The software for the MARS project has been developed in several stages. Prior to development of the current compiler, there existed several tools to support micro-programming. First, a functional simulator was developed previous to the production of the hardware and is used for debugging programs. It simulates the 15 PE's and the message passing network in a cluster at the clock phase level. Second, a micro-assembler for translating symbolic micro-programs into microcode files was written. Micro-assembler programming is supported by a macro facility along with a library of macros for simple operations. Third, the House-keeper/PE interface has been supported by a library of system routines for accessing and controlling the MARS VME board as a device. The routines provide a means of transferring data and programs between the host work-station process and the PE memories. Together these tools provided a basic environment for developing several applications, implemented in microcode, which currently run on MARS.

The compiler work for MARS is being performed in three stages. The first stage involves the development of a compiler which inputs the C language and generates microcode. The remainder of this paper describes the design and implementation of this PE level compiler. The second stage of the research will be the design and implementation of a cluster-level compiler which maps an algorithm onto the set of 15 PEs. The third stage of the compiler work will be to explore data parallel methods of mapping algorithms onto multiple clusters at the system level. See Figure 2.

3 PE Compiler Requirements
The VLSI processors used in multicomputers often include specialised hardware features. These features are included to support operations that commonly occur in the problem domain being targeted, to enhance the processor's speed performance, and to support interaction of the PEs in the multicomputer. For example, the MARS PE provides special hardware for bit-field operations, for accessing data memory with a variable aspect ratio, and for interrupting the processor flow of control to handle message traffic.

The challenge of the PE level compiler is to represent the features of the hardware in an efficient and easy-to-use manner. The MARS compiler represents the specialised features of the PE hardware to the PE level programmer and/or overlaying tools in a way that is independent of the machine. The PE is supported in a machine-independent manner, in order to reduce the attention the programmer must pay to low-level architecture and to abstract hardware features, thus reducing the complexity of cluster-level compiler code generation. This abstraction is also important for portability of programs between revisions of the hardware, and to different architectures.

The MARS architecture presents three major challenges to writing or generating good microcode.

1. Object Code Compaction:
The small program memory in the current implementation makes object code size very impor-
The input language of the MARS PE level compiler is the C programming language. The C language was chosen for several reasons. Though a single PE contains parallel hardware, it follows a single flow of control; sequential language is sufficient to represent this control flow. The C language is capable of directly expressing all of the operations of the MARS PE architecture: C bit-fields are used to represent field operation unit (FOU) bit manipulations on 1, 2, 4, and 8 bit entities; and special library functions are made available to provide access to the communication hardware and to interrupt control. C allows for direct description of bit manipulations and low-level operations. C is a good language for automatic program generation by any overlaying cluster-level compiler. Furthermore, it is already known by the community of programmers who will program MARS.

More importantly, software written for MARS can be tested on other C compilers with software simulation of the MARS library calls. The extensions of C needed for MARS take the form of special library function calls which have low-level, high-speed action on MARS. These function calls can be implemented on another system to access a software simulator of the special function, to read and to write from a file, or to perform other debugging activities. Another advantage of C is that compiler front-ends for the language are readily available, which greatly reduce implementation time. Also, using C makes it easier to test and debug the PE compiler by comparing program results against those from other machines.

Compiler Retargeting
A secondary objective of our work is to explore re-targetable microcode generating compilers. While our research has not attempted to produce a compiler generator based on a machine description language, the compiler development has isolated compiler translation rules that depend upon the target micro-architecture. (See Section 5 for a complete description of compiler implementation.)

The first requirement of a re-targetable compiler is a well designed compiler parser and front-end. Retargetable compiler front-ends generally reduce the input language to a machine independent intermediate code. Within the compiler back-end, intermediate optimisations are performed to customise the intermediate code to the target architecture. These optimisation rules are based on the compiler architecture and are generated by hand in the current implementation. In a re-targetable implementation of a microcode generating compiler, the optimisations would be driven by an explicit rule database. This rule set could then be automatically generated from an architecture description. Several such compilers have been constructed for traditional architectures and while these compilers are not directly able to support microcode generation (see section 3) the methods of supporting retargeting should be applicable to microcode generation.

4 Previous Work
Since the construction of a compiler for the MARS PE is by definition a machine specific problem, only solutions to slightly similar problems are found in the literature. Furthermore, there exist many good bibliographies of work in the field of compilers for various parallel machines.

Inadequacy of Traditional Compilers
One approach to applying existing compiler technology to the construction of the PE level compiler was to look at currently available re-targetable compilers and consider the feasibility of targeting them to MARS. Retargetable compilers have the ability to generate assembly code for many different architectures. Notable examples of these systems are pcc, the standard AT&T UNIX portable C compiler [6], and gcc, the Free Software Foundation GNU project C compiler, which have been modified to generate code for many different architectures.
More recently compilers have been developed which are retargetable to a new architecture simply by writing detailed descriptions of the architecture instruction set [14] [15]. Retargetable compilers provide a straightforward method of constructing in a relatively short time a compiler for a new architecture. However, these compilers make certain assumptions defining what the compiler writers consider to be a general purpose computer. Commonly used assumptions are a von-Neumann computer architecture, (with program and data memory and one instruction counter) and instructions of the form “operation, addresses”. The address fields in instructions can at different times refer to a constant, a register, an absolute memory location, a memory location addressed by a register with optional constant offset, or a memory location addressed by another memory location. Even RISC architectures, which reduce complexity of operations and addressing modes, still provide addressing modes such as register indirect addressing (into memory) with an offset.

The MARS PE, being microprogrammable cannot be said to have addressing modes in the traditional sense but the following three operations describe the range of possibilities: loading a constant onto a bus, loading the contents of a register onto a bus, and storing the contents of a bus into a register. These operations are of a much lower level than the high-level addressing modes that retargetable code generators require traditional architectures to provide.

VLIW Architecture Compiler
Fisher [13] and Ellis [12] describe the design and production of a compiler for a Very Large Instruction Word (VLIW) Architecture. Ellis describes trace scheduling, a technique for code generation for a VLIW machine. A trace is a path through the flow of control graph of the program. In trace scheduling, instructions are reordered and scheduled within a trace rather than within a basic block because more code reordering can be found within a trace. Reordering the code within a trace involves moving instructions across basic block boundaries. This movement causes inconsistencies between the code trace and the basic blocks adjoining it in the control-flow graph. Correcting these differences requires additional code in the basic blocks that flow into and out of the trace being scheduled.

A second recent compiler technique is described by Lam [19]. Lam describes a compiler for a systolic array of microprogrammable processors which uses a technique called software pipelining. Software pipelining considers the code resulting from a source language function as a directed graph, with nodes representing operations and edges representing flow of control. Software pipelining first schedules the instructions within an inner loop of a program. The completely scheduled instructions are then collapsed into a single node and the scheduling continues. The scheduling algorithm and node collapsing are repeated until the entire graph is one node and the function is scheduled.

High-Level Microprogramming
Hopkins, Horton and Arnold [17] describe a system for high-level microprogramming which is similar to ours but with the aim of producing microcode firmware which will execute a higher-level machine language on the hardware. Their objectives are to support the development of firmware programs across evolutionary changes of the underlying hardware and to produce tools that can be retargeted to new architectures. This is in contrast to the case in MARS, where the goal of the compiler is to target application programs directly to microcode. Since the users of our compiler are not familiar with the details of its microarchitecture, it is important for the compiler to hide the low-level details of the architecture from the application program.

Hopkins et al. describe the design of a microcode producing compiler whose input is a subset of the C language. A good case is made for writing firmware programs in C instead of directly in microcode. Admittedly there is a code-size and run-time overhead in the use of a high-level language but it is pointed out that recoding just 10% of a program in efficient hand microcode often reduces a 100% run-time overhead to just 10%, (this is sometimes called the 90/10 rule). In the case of MARS we find that the 90/10 rule is doubly valid. First, within one PE's microprogram, inner loops can be identified which account for much of the processing time. Second, across a multiple-PE program - often organized as a pipeline - one or two stages may be identified that act as bottlenecks in the system. If these PE programs are rewritten in efficient microcode overall performance will be improved and further optimization of the non-critical PEs is not beneficial.

5 Implementation
Figure 3 shows a block diagram of the compiler. The PE Compiler is organized much like the compiler for a conventional architecture with a few additions. The
The first part of the compilation process (lexical analysis, symbol table construction, parsing, parse tree generation, and intermediate code generation) is carried out by the compiler front-end. This front-end is from a portable ANSI-standard C compiler [15]. The use of a previously developed compiler front-end greatly reduces compiler development work. It also helps to ensure an accurate implementation of the language.

After translating a section of the input program, the front-end produces a directed acyclic graph (DAG) representation of the code. The nodes of the DAG represent operations, and the edges represent data dependencies. A sequence of these DAGs is the intermediate code which the front-end passes to the compiler back-end for microcode generation.

For example, when the C code listed in Figure 4 is parsed by the front-end, the code in lines 1 and 2 gives rise to a series of back-end calls. These communicate a function begin, a block begin, and three local variable definitions. Lines 3, 4 and 6 translate into a DAG sequence. The while loop in lines 6 and 7 is translated to test and branch code containing another two DAGs. Line 8 generates a block end and a function end call to the back-end. Figure 5 shows the DAG sequence resulting from lines 3, 4 and 6.

**DAG Customisation**

When an intermediate-code DAG sequence is emitted from the front-end, the operations represented by the nodes are from a relatively small set of 38 operations over 8 supported data types. These machine independent operations represent a RISC-like machine model that has 3 address instructions (e.g. A := B op C) and no complex addressing modes. The 8 data types supported by the intermediate code DAG sequences include:

- Integer
- Float
- Character
- String
- Array
- Structure
- Union
- Pointer

Each sequence of DAGs is a data-dependency graph for a flow-control-free basic block of code. The ordering of a DAG sequence represents normal control flow. Labels which are the targets of a branch may separate DAG sequences, and a DAG sequence may end with a conditional or unconditional branch. A function call may appear as a node in the DAG.
are: character, short integer, integer, unsigned integer, float, double, structure, and pointer.

The first step in the compiler back-end is to customise each DAG to the PE architecture. In general terms this process involves searching for opportunities to take advantage of the special hardware features available in the PE. Figure 6 shows the DAG from Figure 5 after it has been customised for MARS. During the customisation process, the DAG node operations are members of the set which is the union of the front-end generated operations and the MARS-specific DAG node operations. MARS-specific operations represent hardware features that exist in a MARS PE but not in the generalised machine model for which the front-end produced code. Example MARS-specific DAG node operations are: GET (fetch value from an address), PUT (store value to address), INC (increment), DEC (decrement), and BZ (branch if zero).

The bit-field datatypes are very well supported in MARS and must be added to the operator set produced by the front end. A bit-field may be 1, 2, 4, or 8 bits long. MARS can perform all integer arithmetic operations and memory load/stores on bit-fields as easily as on 16-bit integers by using the field operation unit and variable-aspect-ratio memory hardware.

Other alterations made during the DAG customisation are performed not so much to improve the efficiency of the code directly but to ease subsequent code generation. They also reduce the improvements required from the later code optimisation.

The DAG sequence is customised by traversing through each node in the graph, and attempting to match the current node (and the subtree of nodes immediately under it) against various templates. A template is a matching rule for a small section of tree. For example there is a template/substitution rule which says: “If an ADD has one argument which is a CNST whose symbol is 1, then dereference the CNST node, and change the ADD node to an INC node.”

When a section of the DAG matches a template it is substituted with another section of DAG using PE operations. The substituted section is then re-scanned for any other possible matches. Specifically, the DAG customisation algorithm is:

- Form a list of all nodes in a DAG sequence in prefix order
- For each node, N, in this list
  - If a template match is found, perform the corresponding substitution
  - If any match was found at node N, retest all templates

Dereferencing the CNST node means that the pointer for its use here is removed and its reference count reduced. If a node’s reference count is reduced to zero then it is completely removed from the graph and all of its children are dereferenced. The time complexity of this graph search is given by:

\[ |\text{DAGNodes}| \times |\text{Templates}| \times |\text{Transforms}| \]

In the worst case, \(|\text{Transforms}| \) is bounded by:

\[ |\text{RulesTemplates}| \]

Where \(|\text{DAGNodes}| \) is the number of nodes in the current DAG, \(|\text{Templates}| \) is the number of templates to be attempted, and \(|\text{Transforms}| \) is the number of successful template matches and DAG transformations.

Microcode Generation

After the DAG sequence has been customised for MARS architecture, microcode is generated from it. The code generation follows a straightforward algorithm: For each DAG in a DAG sequence, a code generation routine gen-node is called on the root node of the DAG. This routine takes two arguments: the
node for which to generate code, and the location at which to place the result of the operation.

The gen_node routine performs as follows: The node is first checked to see if it has been processed by gen_node, and its result value left in a register. If the value was left in a register, code is produced to move the value to the current target location. At this point processing for the node is complete.

If no stored value from a previous processing step is found, the node is checked to see if it is referenced more than once. If it is multiply referenced, and the requested destination for its results is not a general DAG-node temporary register, then a general DAG-node temporary register is allocated to the node to be stored for later use. The next action varies according to the node's operation. In general, for each child of the node code generation for the child is recursively requested by calling gen_node and taking the child node as the node argument. The result placement argument for gen_node is the location from which this operation could best use the child's result value. After code has been generated for all of the children, the code to perform the current node's operation is produced. Finally, the results from this operation are moved from where this operation creates them to the node's storage location (if any) and to the location requested in the code generation call.

This code generation algorithm was designed to balance the need to use as few registers as possible for DAG temporaries with the need to reduce the amount of code generated simply to do data transfers. Many of the operations represented by DAG nodes can be performed in several different ways by the PE hardware. The choice of method is based on where the result is to be placed after the operation is finished.

Microcode Compression

As MARS assembly code is generated in the code-generation pass, peephole optimisation is performed on it [6] [10]. Peephole processing performs small localised changes on the generated code; it does not alter the operations performed, but simply changes the instruction sequencing. The optimisation identifies adjacent instructions that have no data dependencies between them and no hardware conflicts. If two instructions fitting these properties are found, they are merged together into one instruction. This post-processing increases the utilisation of the horizontal micro-instruction available in MARS.

$default$ default_inst
$origin$ 0
const_fmt const_b(\_sp_base_address)
  b_dst(SP);
:_f: const_fmt const_a(d1) a_dst(R_22);
  const_fmt const_a(d2) a_dst(R_21);
  c_src(R_22) a_src(R_21) aau_add
  c_dst(R_23);
  const_fmt const_a(:12:) a_dst(PAR);
  nop;
:11: a_src(R_23) aau_dec c_dst(R_23);
:12: const_fmt const_b(:11:) b_dst(R_16);
  b_src(R_23) c_src(R_16) c_dst(PAR)
  c_disable b_pos;
  nop;
:END: HALT
$end$

Figure 7: Microcode from Example C code

Optimising the use of the horizontal control of the PE microcode is done as a post-processing step to avoid complications in the code generation algorithm. A drawback of this approach is that artificial data dependencies are introduced into the code during code generation. These data dependencies result from variables sharing registers in a sequential manner. Since the horizontal compression optimiser works on the generated microcode and not on the original operation DAG multiple uses of a register by different variables are seen as data dependencies and thus limit possible parallelisation. Figure 7 shows the microcode generated by the compiler for the C code listed in Figure 4.

6 Results

The PE compiler is currently being tested by implementing various applications under it. Table 1 gives a list of program segments that have been compiled. The table gives the lines of C code for each program file, followed by the lines of microcode generated under three different levels of optimisation. In optimisation "O0", all optimisation is turned off. Optimisation "O1" enables DAG rewrite rules that place local variables in data registers and optimise the accesses to them. Optimisation "O2" enables DAG rewrite rules that substitute increments and decrements for small additions and subtraction, and DAG rewrite rules that substitute shifts and adds for multiplication by a constant. "O3" is the default optimisation level; other values are given for comparison only.
Table 1: Code size using different optimisations

<table>
<thead>
<tr>
<th>Test file name</th>
<th>Lines of C source</th>
<th>Lines of microcode</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>O0</td>
<td>O1</td>
</tr>
<tr>
<td>count1</td>
<td>11</td>
<td>102</td>
</tr>
<tr>
<td>count2</td>
<td>16</td>
<td>170</td>
</tr>
<tr>
<td>div</td>
<td>19</td>
<td>89</td>
</tr>
<tr>
<td>mod</td>
<td>20</td>
<td>107</td>
</tr>
<tr>
<td>mult</td>
<td>18</td>
<td>96</td>
</tr>
<tr>
<td>sieve</td>
<td>39</td>
<td>221</td>
</tr>
<tr>
<td>small</td>
<td>8</td>
<td>36</td>
</tr>
<tr>
<td>table</td>
<td>22</td>
<td>200</td>
</tr>
<tr>
<td>test</td>
<td>9</td>
<td>7</td>
</tr>
<tr>
<td>xbar</td>
<td>5</td>
<td>9</td>
</tr>
<tr>
<td>squares</td>
<td>17</td>
<td>101</td>
</tr>
<tr>
<td>sumtbl</td>
<td>19</td>
<td>108</td>
</tr>
</tbody>
</table>

Table 2: Code size and run time, compiled vs. hand optimised

<table>
<thead>
<tr>
<th>Test file name</th>
<th>Lines of C source</th>
<th>Lines of microcode</th>
<th>Run Time in milli-seconds</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>O0</td>
<td>O1</td>
<td>hand</td>
</tr>
<tr>
<td>copy</td>
<td>20</td>
<td>23</td>
<td>12</td>
</tr>
<tr>
<td>trans/rec</td>
<td>41</td>
<td>40</td>
<td>21</td>
</tr>
<tr>
<td>bubble</td>
<td>28</td>
<td>45</td>
<td>27</td>
</tr>
<tr>
<td>indexed</td>
<td>39</td>
<td>54</td>
<td>36</td>
</tr>
<tr>
<td>sieve</td>
<td>37</td>
<td>55</td>
<td>29</td>
</tr>
</tbody>
</table>

Many different code segments in the table, particularly “count1”, “count2”, and “table”, show large improvements from optimisation level “O0” to “O1”. These programs contain many accesses to local variables which can be placed in registers. Since address calculations and memory fetch must be explicitly coded in microcode, each fetch or store that can be eliminated saves several instructions.

The compiler is also being tested by comparing compiler generated microcode programs with assembler code produced by hand. Table 2 lists five programs that have been written in C and in micro-assembler. Each program was compiled using the C compiler, run on MARS Hardware and timed against a real-time clock. The microcode resulting from each compilation was then reorganised and optimised by hand, and the resulting programs were run and timed.

The test results for these and other programs indicate that the compiler generates code about twice the size of hand generated code (100% overhead). Furthermore, the run-time data gathered for these programs show that run-time overhead is approximately the same as code size overhead.

Further optimisations are being added to the compiler. The peephole horizontal compressions are being implemented. DAG optimisation templates are added to the DAG rewrite section by identifying hand-improvements which can be made in the compiler output. It is hoped that further tuning of the optimisations will reduce the microcode size to the goal of one and one-half times (50% overhead) hand-generated code. This may seem severe to anyone familiar with 0 - 25% code overhead of the compilers for traditional sequential architectures. The additional overhead for MARS results from targeting microcode instructions instead of a higher-level assembler.

7 Summary

Special purpose multicomputers often use custom VLSI processing elements. The processors incorporate special architecture features to speed up targeted applications. These features represent a challenge to effective compiler design. The MARS PE compiler was designed by using retargetable compiler techniques and extending them for the special features of the MARS architecture. A reusable compiler front-end, including lexical analyser, parser, and symbol table is used to generate intermediate code, which is stored as sequences of DAGs. These DAGs are customised to fit the MARS instruction set and then translated into microcode using a DAG walking algorithm. Peephole optimisation is then performed on this microcode.

Test results indicate a 50% - 100% code size overhead in compiler vs. hand-generated microcode. Run-time overhead is also in the same range. These numbers are higher than commonly encountered in compilers for traditional RISC and CISC architectures due to the difficulty involved in microcode generation. Further optimisations, currently being implemented, are expected to bring the average code and run-time overhead to the 50% range.
Bibliography


